

# 5W Qi V1.2.2-Compliant Wireless Power Receiver and Power Supply

## 1. Features

- Integrated Wireless Power Supply Receiver Solution
  - High Efficiency Full Synchronous Rectifier
  - Output Voltage Conditioning
  - WPC Qi V1.2.2 Compliant communication
  - Control
  - Single IC Required Between RX Coil and Output
- WPC Qi V1.2.2 FOD Function
- Support I<sup>2</sup>C Internal Register Configuration
  - Output Voltage -VRECT
  - Output Current IOUT
- Dynamic Rectifier VRECT

## 2. Applications

- Wearable product
- Cell Phone, Smart Phone
- Hand-held Device
- Portable Products (Audio, Media, Headsets)

### 3. Description

- Improve the Load Transient Response
   Optimize the dynamic efficiency for full load
- output
- Rectifier Overvoltage Clamp (VovP=15V)
- Support 20 V Maximum Input
- Over Temperature, Over Voltage and Over Current Protection
- Open Drain LED Output Indication
- Multifunction NTC and Temperature Monitoring, Charge Complete and Fault Host Control
- Compatible with Adapter and USB Input Application
- QFN 4mm\*4mm 24Pin Pack

- CP2031 is a single-chip, advanced, flexible, secondary-side device for wireless power transfer in portable applications capable of providing up to 4 W. It has high integration, high efficiency, low power consumption.
- CP2031 receiver the power that uses the near field electromagnetic induction principle, the power transfer is through coupling between the transmitter coil (primary) and receiver coil (secondary), Global feedback is established from the secondary to the primary to control the power transfer process using the Qi V1.2.2 protocol.
- CP2031 integrated a low resistance synchronous rectifier (AC to DC), low-dropout regulator (LDO), digital control, and accurate voltage and current loops to improve the high efficiency and decrease the power dissipation.
- CP2031 also integrated a digital controller that comply with the WPC V1.2.2 standard, it can calculate the amount of power received by the mobile device, the controller then communicates this information to the transmitter to allow the transmitter to determine if a foreign object is present within the magnetic interface and introduces a higher level of safety within magnetic field. This foreign object detection (FOD) method is part of requirement under the WPV V1.2.2 specification.
- CP2031 Output stage is LDO, the output voltage is adjusted dynamically according to the output current to achieve the best transient and efficiency.
- CP2031 supports I<sup>2</sup>C internal register configuration, The output voltage and current can be flexibly configured according to the application case



## 4. Application Schematics



Figure 1. CP2031 application schematics

## 5. Package and Pin Description



Figure 2. 24 Pin QFN Top View



### Table1: Pin Description

| Pin Name | RHL | I/O | Description                                                                                                                                                                           |  |
|----------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| AC1      | 23  | I   | AC input from receiver coil                                                                                                                                                           |  |
| AC2      | 21  | l   | AC input non receiver coil.                                                                                                                                                           |  |
| BOOT1    | 24  | 0   | Bootstrap capacitors for driving the high side FETs of the                                                                                                                            |  |
| BOOT2    | 20  | 0   | synchronous rectifier. Connect a 10nF capacitor from BOOT1 to AC1 and BOOT2 to AC2.                                                                                                   |  |
| RECT     | 3   | 0   | Filter capacitor for the inter rectifier. Connect to PGND with 22uF capacitor.                                                                                                        |  |
| OUT      | 4   | 0   | Power output, delivers power to the load.                                                                                                                                             |  |
| COMM1    | 1   | 0   | Open drain output used to communication with TX coil by varying                                                                                                                       |  |
| COMM2    | 19  | 0   | reflected impedance. Connect through a capacitor to either AC1 or AC2 for capacitive load modulation.                                                                                 |  |
| CLAMP1   | 2   | 0   | Open drain FETs which are utilized for over voltage AC clamp                                                                                                                          |  |
| CLAMP2   | 18  | 0   | protection                                                                                                                                                                            |  |
| AD       | 7   | I   | Adapter or USB input.                                                                                                                                                                 |  |
| N_ADEN   | 8   | 0   | Push-pull driver for external PFET connecting AD and OUT. This voltage tracks approximately 4V below AD when effective voltage is present at AD pin. Float this pin if unused.        |  |
| PGND     | 22  |     | Power ground.                                                                                                                                                                         |  |
| GND      | 11  |     | Analog ground。                                                                                                                                                                        |  |
| ILIM     | 6   | I/O | Programming pin for the over current limit. Connect external resistor to GND. Sizing the RILIM with the following equation:<br>RILIM=1.2K/IMAX, IMAX is the Maximum output current.   |  |
| FOD      | 5   |     | Input for receiver power measurement.                                                                                                                                                 |  |
| TS       | 10  | -   | Temperature Sense (TS) functionality. If an NTC function is not desired, connect to PGND with a 10-k $\Omega$ resistor, See Temperature Sense Resistor Network (TS) for more details. |  |
| VDD18    | 17  | 0   | 1.8V power output. Connect to GND with 1uF capacitor                                                                                                                                  |  |
| REGN     | 21  | 0   | 5V power output. Connect to GND with 1uF capacitor.                                                                                                                                   |  |
| SDA      | 15  | I/O | I <sup>2</sup> C data pin.                                                                                                                                                            |  |
| SCL      | 16  | 0   | I <sup>2</sup> C clock pin.                                                                                                                                                           |  |
|          |     |     | Active when output current is being delivered to the load, Open                                                                                                                       |  |
| N_WPG    | 17  | 0   | Drain output, OUT pin connects to the pin with a resistor and a LED.                                                                                                                  |  |
| CHG_CMPT | 12  | I   | Charging indicator from load system.                                                                                                                                                  |  |
| NC       | 13  |     | NC                                                                                                                                                                                    |  |



### 6.1 Absolute Maximum Ratings

**Table2**: Over operating free-air temperature range (unless otherwise noted)

| Item(V/I) Pin Name |                                   | Min  | Max | Unit |
|--------------------|-----------------------------------|------|-----|------|
|                    | AC1/2                             | -0.8 | 20  | V    |
|                    | RECT, COMM1/2, OUT, CLAMP1/2,     |      |     |      |
| Input Valtage      | N_WPG                             | -0.3 | 20  | V    |
| input voltage      | BOOT1/2                           | -0.3 | 26  | V    |
|                    | AD, N_ADEN                        | -0.3 | 20  | V    |
|                    | FOD, ILIM, TS, CHG_CMPT, SDA, SCL | -0.3 | 7   | V    |
| Input Current      | AC1/2                             |      | 1.5 | A    |
| Output Current     | Output Current OUT                |      | 1   | A    |
| Sink Current       | COMM1/2, CLAMP1/2                 |      | 500 | mA   |
| Sink Current       | N_WPG                             |      | 15  | mA   |
|                    | НВМ                               |      | 2   | KV   |
| ESD                | СDМ                               |      | 500 | V    |

1: All voltages are with respect to the VSS terminal, unless otherwise noted.

2: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

#### 6.2 Thermal Information

Table3

| Symbol | Description                            | Value       | Α    |
|--------|----------------------------------------|-------------|------|
| θја    | Thermal Resistance Junction to Ambient | 35          | °C/W |
| θις    | Thermal Resistance Junction to Case    | 30          | °C/W |
| Өјв    | Thermal Resistance Junction to Board   | 2.4         | °C/W |
| TJ     | Operating Junction Temperature         | 0 to +125   | °C   |
| Та     | Ambient Operating Temperature          | 0 to +85    | °C   |
| Тѕтс   | Storage Temperature                    | -55 to +150 | °C   |
| TLEAD  | Lead Temperature (soldering, 10s)      | 300         | °C   |

### **6.3 Electrical Characteristics**

Over operating free-air temperature range, -40 to 85°C

| Parameter             |                              | Test Condition              | Min   | Тур  | Max  | Unit |
|-----------------------|------------------------------|-----------------------------|-------|------|------|------|
| RECT                  |                              |                             |       |      |      |      |
| M                     | VRECT Under Voltage lock-out | V <sub>RECT</sub> : 0V→3.3V | 2.9   | 3    | 3.1  | V    |
| VRECT-UV              | Hysteresis on UV             |                             |       | 0.25 |      | V    |
| V <sub>RECT-CLA</sub> | VRECT Over Voltage lock-out  | V <sub>RECT</sub> : 5V→16V  | 14.l5 | 15   | 15.5 | V    |
| MP                    | Hysteresis on OV             |                             |       | 6    |      | V    |



|                                       | Parameter                                   | Test Condition                                                         | Min  | Тур                   | Мах  | Unit    |
|---------------------------------------|---------------------------------------------|------------------------------------------------------------------------|------|-----------------------|------|---------|
| Dynamic V <sub>RECTV</sub> Threshold1 |                                             | I <sub>LOAD</sub> < 0.1 X I <sub>MAX</sub>                             |      | Vol <sub>OUT</sub> +2 |      |         |
|                                       | Dynamic VRECTV Threshold2                   | 0.1 X Imax < Iload < 0.2 X Imax                                        |      | Vout+1.5              |      |         |
| VRECT-REG                             | Dynamic VRECTV Threshold3                   | 0.2 X Imax < Iload < 0.4 X Imax                                        |      | Vout+0.5              |      | V       |
|                                       | Dynamic VRECTV Threshold4                   | I <sub>LOAD</sub> > 0.4 X I <sub>MAX</sub>                             |      | V <sub>OUT</sub> +0.2 |      |         |
|                                       | ILOAD Hysteresis for dynamic                |                                                                        |      | 404                   |      |         |
| ILOAD-HYS                             | V <sub>RECT</sub> as a% of I <sub>MAX</sub> |                                                                        |      | 4%                    |      |         |
|                                       | Rectifier under voltage                     |                                                                        |      |                       |      |         |
| VRECT-DPM                             | protection, restrict IOUT at                |                                                                        | 3.2  | 3.3                   | 3.4  | V       |
|                                       | Vrect-dpm                                   |                                                                        |      |                       |      |         |
| Quiescent                             | Current                                     |                                                                        |      |                       |      |         |
|                                       | Active IC quiescent current                 | I <sub>LOAD</sub> =0                                                   |      | 8                     | 10   |         |
| IRECT                                 | consumption at VRECT                        | I <sub>LOAD</sub> =300mA                                               |      | 2                     | 3    | mA      |
| 1-                                    | Quiescent current at the OUT                |                                                                        |      | 10                    | 15   |         |
| IQ                                    | when wireless power is disable              | 001=4.2V                                                               |      | 10                    | 15   | μΑ      |
| ILIM Short                            | Current                                     |                                                                        |      |                       |      |         |
|                                       |                                             | Maximum ILOAD that will be                                             |      | *                     |      |         |
| IOUT-CL                               | Maximum output current limit                | delivered for 1mS when ILIM                                            |      |                       | 1.5  | А       |
|                                       |                                             | is Short                                                               |      |                       |      |         |
| OUTPUT                                |                                             |                                                                        |      |                       |      |         |
| Kun                                   | Current programming factor for              |                                                                        | 1100 | 1200                  | 1300 | AO      |
| NIMAX                                 | the hardware protection                     |                                                                        | 1100 | 1200                  | 1500 | ~32     |
| ACCIUM                                | Current limit accuracy                      | $V_{\text{OUT}}{=}3.8\text{V}, \text{ I}_{\text{LOAD}}{=}0.8\text{A},$ | -7   |                       | 7    | %       |
|                                       |                                             | -20°C-125°C                                                            |      |                       | ,    | 70      |
| TS                                    |                                             |                                                                        |      |                       |      |         |
| VTS                                   | Internal TS Bias voltage                    | Its < 100uA                                                            | 2    | 2.2                   | 2.4  | V       |
| Vcolp                                 | Rising threshold                            | V <sub>TS</sub> : 50%→60%                                              | 56.5 | 58.7                  | 60.8 |         |
| VCOLD                                 | Falling hysteresis                          |                                                                        |      | 2                     |      | %Vте    |
| Vuot                                  | Falling threshold                           | V⊤s: 20%→15%                                                           | 18.5 | 19.6                  | 20.7 | 70 0 13 |
| VHOT                                  | Rising hysteresis                           |                                                                        |      | 3                     |      |         |
| Rts                                   | V <sub>TS</sub> output impedance            |                                                                        | 18   | 20                    | 22   | kΩ      |
| t <sub>DB-TS</sub>                    | Deglitch time for TS comparators            |                                                                        |      | 10                    |      | ms      |
| Rectifier                             |                                             | r                                                                      |      |                       |      |         |
|                                       | IOUT at which the synchronous               |                                                                        |      |                       |      |         |
|                                       | rectifier enters half-synchronous           | I <sub>LOAD</sub> : 0mA→200mA                                          | 105  | 125                   | 155  | mΑ      |
| ILOAD-FULL                            | mode                                        |                                                                        |      |                       |      | 117.    |
|                                       | Hysteresis                                  |                                                                        |      | 25                    |      |         |
| R <sub>ON</sub>                       | Impendence of rectifier FET                 |                                                                        |      | 100                   |      | mΩ      |
| Thermal P                             | rotection                                   |                                                                        |      |                       |      |         |
|                                       | Thermal shutdown temperature                |                                                                        |      | 155                   |      |         |
| Tj-off                                | Thermal shutdown hysteresis                 |                                                                        |      | 40                    |      | °C      |



## 6.4 Typical Application Schematics



Figure 3. Typical application schematics



## 6.5 Typical Characteristics



Figure6. 0->800mA Load Transient





Figure9.AD input (7V) without Load



### 7. Detail Description

#### 7.1 Principle of wireless power transfer operation



Figure10 . WPC Wireless Power Transmitter and Receiver

A wireless power transfer system consists of a power transmitter (TX or primary) and the power receiver (RX or secondary). There is a coil in the transmitter and in the receiver which are magnetically coupled to each other when the RX is placed on TX. Power is then transferred from the transmitter to the receiver through coupled inductors (effectively an air-core transformer). Controlling the amount of power transferred is achieved by sending feedback (error signal) communication to the primary (to increase or decrease power with the load change).

The receiver communicates with the transmitter by changing the load seen by the transmitter. This load variation results in a change in the transmitter coil current, which is measured and interpreted by a processor in the TX. The communication is digital; packets are transferred from the receiver to the transmitter. Differential bi-phase encoding is used for the packets. The bit rate is 2-kbps.

Various types of communication packets have been defined (WPC Qi V1.2.2). These include identification and authentication packets, error packets, control packets, end power packets, and power usage packets.

The transmitter coil stays powered off most of the time. It occasionally wakes up to see if a receiver is present. When a receiver authenticates itself to the transmitter, the transmitter will remain powered on. The receiver maintains full control over the power transfer using communication packets.



#### 7.2 Feature Description

The wireless power transfer require two stage, the first stage is RX active power transfer stage , the second is power transfer stage between TX and RX, The Figure11 is the RX active power transfer stage flow diagram details. When an RX is present on the TX surface, the RX will then provide the signal strength, configuration and identification packets to the TX (see the WPC specification for details on each packet). Once the TX has successfully received the signal strength, configuration and identification packets, the RX will be granted a power contract and is then allowed to control the operating point of the power transfer. With the use of the CP2031 Dynamic Rectifier Control algorithm, the RX will inform the TX to adjust the rectifier voltage above 7 V prior to enabling the output supply.





When RX active power transfers, The Dynamic Rectifier Control algorithm will determine the rectifier voltage target based on a percentage of the maximum output current level setting (set by KIMAX and the ILIM resistance to GND). The RX will send control error packets in order to converge on these targets. As the output current changes, the rectifier voltage target will dynamically change. The feedback loop of the WPC system is relatively slow where it can t take more than 100 ms level time to converge on a new rectifier voltage target. See Figure 12 which illustrates the active power transfer stage.





Figure12. WPC Wireless power transfer flow

#### 7.3 Feature Description

#### 7.3.1 Set the IMAX

The CP2031 provides hardware over current protection by means of an analog current regulation loop. The hardware current limit provides an extra level of safety by clamping the maximum allowable output current. The R<sub>ILIM</sub> resistor size also sets the thresholds for the dynamic rectifier levels and thus providing efficiency tuning per each application's maximum system current. The calculation for the total R ILIM resistance is as follows:

 $R_{ILIM} = K_{IMAX} / I_{MAX}$ , where  $K_{IMAX} = 1200$ 

#### 7.3.2 Dynamic Rectifier Control and VRECT Voltage

The Dynamic Rectifier Control algorithm offers the end system designer optimal transient response for a given maximum output current setting. This is achieved by providing enough voltage headroom across the internal regulator at light loads in order to maintain regulation during a load transient. The WPC system has a relatively slow global feedback loop where it can take more than 100 ms level to converge on a new rectifier voltage target. Therefore, the transient response is dependent on the loosely coupled transformers output impedance profile. The Dynamic Rectifier Control allows for a 2 V change in rectified voltage before the transient response will be observed at the output of the internal regulator.

The Dynamic Efficiency Scaling feature allows for the loss characteristics of the CP2031 to be scaled based on the maximum expected output power in the end application. This effectively optimizes the efficiency for each application. This feature is achieved by scaling the loss of the internal LDO based on a percentage of the maximum output current. Note that



the maximum output current is set by the  $K_{IMAX}$  term and the  $R_{ILIM}$  resistance (where  $R_{ILIM} = K_{IMAX} / I_{MAX}$ ). The table 4 illustrates how the rectifier is dynamically controlled (Dynamic Rectifier Control) based on a fixed percentage of the  $I_{MAX}$  setting. Table 1 summarizes how the rectifier behavior is dynamically adjusted based on two different  $R_{ILIM}$  settings. Table 4

| I <sub>OUT</sub> vs. I <sub>LIM</sub>                          | VRECT                | VRECT                    | VRECT_Target (VOUT_Target =5V) |
|----------------------------------------------------------------|----------------------|--------------------------|--------------------------------|
| I <sub>OUT</sub> < 10% Ι <sub>LIM</sub>                        | V <sub>TARGET1</sub> | V <sub>OUT</sub> +2V     | 7 V                            |
| 10% I <sub>LIM</sub> < I <sub>OU T</sub> <20% I <sub>LIM</sub> | V <sub>TARGET2</sub> | V <sub>OUT</sub> + 1.5 V | 6.5 V                          |
| 20% I <sub>LIM</sub> < I <sub>OUT</sub> <40% I <sub>LIM</sub>  | V <sub>TARGET3</sub> | V <sub>OUT</sub> + 0.5 V | 5.5 V                          |
| I <sub>OUT</sub> > 40% I <sub>LIM</sub>                        | V <sub>TARGET4</sub> | V <sub>OUT</sub> + 0.2 V | 5.2 V                          |

#### 7.3.3 Adapter/USB Function

CP2031 used as wireless power receiver can power multiplex between wired or wireless power for the down-system electronics. If an adapter is not present the AD pin will be low, and N\_ADEN pin will be pulled to the higher of the OUT and AD pin so that the PMOS between OUT and AD will be turn off. If an adapter is plugged in and the voltage at the AD pin goes above 3.6 V, then wireless charging is disabled and the N\_ADEN pin will pulled approximately V<sub>AD</sub> blow the AD pin to connect AD to the secondary charger. The difference between AD and N\_ADEN is regulated to about 5 V to ensure the V<sub>GS</sub> of the external PMOS is open and protected.

#### 7.3.4 Foreign Object Detection (FOD)

The C2031 is a WPC V1.2 compatible device. In order to enable a power transmitter (TX) to monitor the power loss across the interface as one of the possible methods to limit the temperature rise of foreign objects, the CP2031 will calculates and reports its received power to the power transmitter. The received power equals the power that is available from the output of the Power Receiver plus any power that is lost in producing that output power (the power loss in the secondary coil and series resonant capacitor, the power loss in the shielding of the Power Receiver, the power loss in the rectifier, analog and digital control blocks. In the WPC1.2 specification, foreign object detection (FOD) is enforced. This means the CP2031 will send received power information with known accuracy to the transmitter.

#### 7.3.5 End Power Transfer Packet (WPC Header 0x02)

The WPC allows for a special command for the receiver to terminate power transfer from the transmitter termed End Power Transfer (EPT) packet. Table 5 specifies the V1.2 reasons column and their corresponding data field value. The condition column corresponds to the methodology used by CP2031 to send equivalent message.

#### EPT Package Value Description 0X00 Unknow AD plug in 0X01 Charge Complete Not Sent OUT pin short 0X02 Internal Fault Internal over temperature Internal over current TS pin low temperature 0X03 **Over Temperature** TS pin over temperature 0X04 **Over Voltage** RECT pin over voltage 0X05 **Over Current** Not Sent

#### Table 5 End power transfer packet



| EPT Package | Value           | Description |
|-------------|-----------------|-------------|
| 0X06        | Battery Failure | Not Sent    |
| 0X07        | Reconfigure     | Not Sent    |

#### 7.3.6 Status Output N\_CHG

The CP2031 has one status output pin named N\_CHG. This output is an open-drain NMOS device that is rated to 20 V. The open-drain FET connected to the N\_CHG pin will be turned on whenever the output of the power supply is enabled. The output of the power supply will not be enabled. The power of N\_CHG can be supplied by RECT or OUT.

#### 7.3.7 Communication Modulator

The WPC communication uses a modulation technique termed "back-scatter modulation" where the receiver coil is dynamically loaded in order to provide amplitude modulation of the transmitter's coil voltage and current. CP2031 supports capacitor modulation mode as figure 13 shows. The capacitor modulation mode can maintain high efficiency without affecting communication.



Figure13. WPC Capacitive Load Modulation

#### 7.3.8 Synchronous Rectification

The CP2031 provides an integrated, self-driven synchronous rectifier that enables high-efficiency AC to DC power conversion. The rectifier consists of an all NMOS H-Bridge driver where the backgates of the diodes are configured to be the rectifier when the synchronous rectifier is disabled. During the initial start-up of the WPC system the synchronous rectifier is not enabled. At this operating point, the DC rectifier voltage is provided by the diode rectifier. Once V<sub>RECT</sub> is greater than V<sub>UVLO</sub>, half synchronous mode will be enabled until the load current surpasses I<sub>FBR-MODE</sub>. Above I<sub>FBR-MODE</sub> the full synchronous rectifier stays enabled until the load current drops back below the hysteresis level (I<sub>FBR-MODE</sub>) where half-synchronous mode is enabled re-enabled.

#### 7.3.9 Internal Temperature Sense (TS)

CP2031 includes a external temperature sense function. The temperature sense function has two ratio-metric thresholds



which represent a hot and cold condition. An external temperature sensor is recommended in order to provide safe operating conditions for the receiver application. This pin is best used for monitoring the surface that can be exposed to the end user (place the NTC resistor closest to where the user would physically contact the end product).

#### 7.3.10 Thermal Protection

The CP2031 includes a thermal shutdown protection. If the die temperature reaches  $T_{J-SD}$ , the LDO is shut off to prevent any further power dissipation. In this case CP2031 will send an EPT message of internal fault (0x02). Once the temperature falls  $T_{J-Hys}$  below  $T_{J-SD}$ , the system will work again.

#### 7.3.11 Charge Complete Function

CP2031 can be controlled by external controllers using CHG\_CMPT PIN. The CHG\_CMPT is an external control pin that pulls low by the internal 200kOhm resistor. When the external MCU or Charger set it high, power output of CP2301 will be closed, and send EPT type package to the power transmitter (PTX), notify it power down.

#### 7.3.12 Series and Parallel Resonant Capacitor Selection

Shown in Figure 14, the capacitors C1 (series) and C2 (parallel) make up the dual resonant circuit with the receiver coil. These two capacitors must be sized correctly per the WPC V1.2 specification.



Figure 14. Resonant Circuit of the Receiver Coil

C1 and C2 can be calculated using the following Equation:

$$C1 = \frac{1}{(2\pi \times Fs)^2 \times Ls}$$
$$C2 = ((2\pi \times Fd)^2 \times Ls - \frac{1}{C1})^{-1}$$

Fs=100KHz (+5/-10%), Fd=1MHz (+-10%), The quality factor can be determined by the following Equation:

$$Q = \frac{2\pi \times Fd \times Ls}{R}$$

R is the DC resistance of the receiver coil.



# 8. Package Information

## QFNWB4x4-24L(P0.50T0.75/0.85) Package Outline Dimensions



### Top Vlew



Bottom Vlew

| Side | View |
|------|------|
|------|------|

| Symbol | Dimensions Ir | n Millimeters | Dimensions In Inches |             |  |
|--------|---------------|---------------|----------------------|-------------|--|
| Symbol | Min.          | Max.          | Min.                 | Max.        |  |
| А      | 0.700/0.800   | 0.800/0.900   | 0.028/0.031          | 0.031/0.035 |  |
| A1     | 0.000         | 0.050         | 0.000                | 0.002       |  |
| A3     | 0.203         | REF.          | 800.0                | REF.        |  |
| D      | 3.924         | 4.076         | 0.154                | 0.160       |  |
| Е      | 3.924         | 4.076         | 0.154                | 0.160       |  |
| D1     | 2.600         | 2.800         | 0.102                | 0.110       |  |
| E1     | 2.600         | 2.800         | 0.102                | 0.110       |  |
| k      | 0.200         | MIN.          | 300.0                | BMIN.       |  |
| b      | 0.200         | 0.300         | 0.008                | 0.012       |  |
| е      | 0.500         | TYP.          | 0.020TYP.            |             |  |
| L      | 0.324         | 0.476         | 0.013                | 0.019       |  |



## 9. REVISION HISTORY

| Date    | Revision # | Description                                                                   | Page |
|---------|------------|-------------------------------------------------------------------------------|------|
| 2016.12 | 1.0        | Original                                                                      | 6    |
| 2017.3  | 1.1        | Modify and Update the Typical Application Schematics                          | 6    |
| 2017.12 | 1.2        | Modify and Update the Typical Application Schematics                          | 6    |
| 2018.2  | 1.3        | Add protection circuit in the Typical Application Schematics for mid-power TX | 6    |